In Jung Won, “최적화된 스위칭 기법을 적용한 3-레벨 T-type 인버터의 직류단 전류 리플 저감 방법,” 아주대학교 공학석사 학위 논문, 2017. > Paper

본문 바로가기

Paper

Thesis In Jung Won, “최적화된 스위칭 기법을 적용한 3-레벨 T-type 인버터의 직류단 전류 리플 저감 방법,” 아주대학교 공학석사 학위 논문, 2017.

2017

본문

This paper presents an optimized switching strategy for DC-link capacitor current ripple reduction. The large electrolytic capacitors are

commonly used at the DC-link of power electronics applications to stabilize the DC-link voltage and supply power for the inverter. The

most important factor for designing the DC-link capacitor is allowable current ripple of the capacitor. The DC-link over-ripple causes a

high heat-loss, shortened lifespan, and low stability and reliability. Therefore, the large passive components are typically used to reduce

the current ripple. However, these passive components lead to a bulky size and slow dynamic response. This paper proposes a new

switching scheme to reduce the DC-link capacitor current ripple without any additional hardware or complex calculations. In addition,

the common mode voltage and leakage current are decreased by proposed switching method. The efficacy of the proposed method

is verified using simulations and experimental results with a three-level T-type inverter.

 

첨부파일

  • 78.pdf (1.8M) 9회 다운로드 | DATE : 2019-12-24 11:58:09
Total 948건 9 페이지
Paper 목록
번호 년도 논문명
828 2022 International Journals
827 2022 International Journals
826 2022 International Journals
825 2022 International Journals
824 2022 International Journals
823 2022 Thesis
822 2022 Thesis
821 2022 Thesis
820 2022 Thesis
819 2022 International Conference
818 2022 International Conference
817 2022 International Conference
816 2022 International Conference
815 2022 International Conference
814 2022 International Journals
게시물 검색

회원로그인

접속자집계

오늘
640
어제
560
최대
3,510
전체
828,239

그누보드5