This paper presents an interleaving scheme for parallel-connected power systems to reduce the DC-link current ripple. A paralleled
generator system generates current ripple by the Pulse Width Modulation (PWM) of each generator side converter. The current
ripple in the DC-link degrades the efficiency of the whole generator system and decreases the lifetime of the DC-link capacitors.
To mitigate these issues, the expression of the DC-link current is derived by a double-integral Fourier analysis while considering
the modulation schemes. Optimized interleaving angles for the parallel generator system are obtained based on an analysis to
minimize the dominant current harmonics component. Finally, the proposed interleaving scheme reduces the RMS value of the DC-
link current ripple. Simulation and experimental results verify the effectiveness of the proposed interleaving scheme.
- 125.pdf (1.2M) 11회 다운로드 | DATE : 2019-12-08 20:51:38